## BACHELOR OF TECHNOLOGY (C.B.C.S.) (2014 COURSE) B.Tech.Sem - VI E & TC : WINTER- 2022 SUBJECT : VLSI DESIGN Day : Monday Time : 10:00 AM-01:00 PM Date : 28-11-2022 W-13363-2022 Max. Marks : 60 | N. B. | 1)<br>2)<br>3)<br>4) | All questions are <b>COMPULSORY</b> . Figures to the right indicate <b>FULL</b> marks. Draw neat and labelled diagrams <b>WHEREVER</b> necessary. Assume suitable data, if necessary. | | |-------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Q. 1 | a) | Why layout design rules are used? Discuss lambda and micron design rules. | (04) | | | b) | Draw stick diagram and CMOS based circuit diagram for 2-input NOR. OR | (06) | | Q. 1 | a) | Describe VLSI design flow. | (04) | | | b) | How will you define semi-custom and full-custom VLSI design flow? | (06) | | Q. 2 | | Using suitable equations, explain MOSFET C-V characteristics. OR | (10) | | Q. 2 | | Using suitable waveforms, explain $\tau_{fall}$ , $\tau_{rise}$ , $\tau_{PHL}$ and $\tau_{PLH}$ for an inverter. | (10) | | Q. 3 | a) | Which are the data types available in VHDL? Explain using suitable examples. | (04) | | | b) | Write VHDL code for 4-bit down counter. | (06) | | | | OR | | | Q. 3 | a) | What are the VHDL objects? Explain using suitable examples. | (06) | | | b) | Write VHDL code for 3× 8 Decoder using when-else statement. | (04) | | Q. 4 | | What is Moore FSM? Design 4-bit up counter using Moore FSM. | (10) | | | | OR | | | Q. 4 | a) | Explain CPLD architecture. | (04) | | | b) | Design state machine diagram for a sequence detector "1011". Write VHDL code for the same. | (06) | | Q. 5 | | What is the need of low power VLSI design? How power is consumed in CMOS VLSI design? | (10) | | | | OR | | | Q. 5 | | How switched capacitance is reduced? | (10) | | <b>Q.</b> 6 | | What is Adhoc-DFT? How it is implemented? | (10) | | | | OR | | | <b>Q.</b> 6 | | What is scan based design? How is it implemented? | (10) | \* \* \* \* \*