## B.Tech. SEM -IV Bio Medical 2014 Course (CBCS): SUMMER - 2019 SUBJECT: DIGITAL LOGIC CIRCUITS | Day:<br>Date: | | rsday Time: 10.00 AM TO 01<br>5/2019 S-2019-2633 Max Marks: 60 | 1.00 PM | |---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | N.B.: | 1)<br>2)<br>3) | All questions are <b>COMPULSORY</b> . Figures to the right indicate <b>FULL</b> marks. Draw neat labeled diagrams <b>WHENEVER</b> necessary. | | | Q.1 | | Minimize the following expressions using K-map and realize it using the basic gates. i) $Y=\sum m(1,2,9,10,11,14,15)$ ii) $Y=\sum m(1,3,4,5,7,9,11,13,15)$ OR | (10) | | Q.1 | | Perform the following using 2's complement method. (i) $(4)_{10} - (9)_{10}$ (ii) $(-6)_{10} - (-2)_{10}$ (iii) $(9)_{10} - (4)_{10}$ (iv) $(6)_{10} - (6)_{10}$ (v) $(11010)_2 - (10000)_2$ | (10) | | Q.2 | a)<br>b) | What is meant by a priority encoder? Give example. What is a Multiplexer? State applications of Multiplexers. OR | (06)<br>(04) | | Q.2 | a)<br>b) | Describe Excess-3 adder with the help of neat diagram. Design 5 bit magnitude comparator using comparator IC7485. | (06)<br>(04) | | Q.3 | a)<br>b) | What do you mean by tristate logic? Describe in detail one application of such logic circuit. Describe the operation of Tristate buffer. | (06)<br>(04) | | Q.3 | , | OR Describe the following Logic families: ) TTL ii) CMOS iii) ECL | (10) | | Q.4 | | ) J-K to D ii) J-K to T iii) S-R to T | (10) | | Q.4 | | OR Describe Mealy and Moore model with a help of an example. | (10) | | Q.5 | | working. | (10) | | Q.5 | a)<br>b) | | (06)<br>(04) | | Q.6 | | $F_1(A,B,C) = \sum m(4,5,7)$<br>$F_2(A,B,C) = \sum m(3,5,7)$ Implement the circuit with a PLA having three input hree product terms and two outputs. | (10) | | Q.6 | | OR Classify the semiconductor memories in detail. | (10) | \* \* \* \*